20 lines
276 B
Coq
20 lines
276 B
Coq
|
/**
|
||
|
* 1-bit register:
|
||
|
* If load[t] == 1 then out[t+1] = in[t]
|
||
|
* else out does not change (out[t+1] = out[t])
|
||
|
*/
|
||
|
|
||
|
`default_nettype none
|
||
|
module Bit(
|
||
|
input clk,
|
||
|
input in,
|
||
|
input load,
|
||
|
output out
|
||
|
);
|
||
|
|
||
|
reg out = 0;
|
||
|
always @(posedge clk)
|
||
|
out <= load?in:out;
|
||
|
|
||
|
endmodule
|